



**Siemens Digital Industries Software** 

# Simplifying mixedsignal verification with the Symphony Platform

AMS design and verification

#### **Executive summary**

As complexity of mixed-signal SoCs grows, verification engineers cannot rely on the "divide and conquer" approach of verifying digital and analog blocks individually and then stitching them together for full-chip verification. Verification teams need to run an increasing number of mixed-signal simulations at the top level as well as at the subsystem to make sure there are no functional errors due to interactions between analog and digital domains. To address these challenges, mixed-signal simulation solutions need to be fast, accurate, easy to use and seamlessly integrate into existing analog and digital verification flows. In this whitepaper, learn how Siemens Digital Industries Software's Symphony Mixed-Signal Platform provides a next-generation solution that simplifies verification and meets modern SoC design challenges.

### Introduction

Mixed-signal design is the art of taking real world analog information, such as light, touch, sound, vibration, pressure or temperature, and bringing it into the digital world for processing. The growth in mixed-signal design has been fueled by an increasing demand for AI, automotive, IoT, communication and industrial hardware applications (figure 1).

Designers are finding that these new markets for mixedsignal SoCs are revealing the shortcomings of legacy mixed-signal verification methodologies and tools. Some of these key issues are explored below.



Figure 1: Mixed-signal market segments.

### The "divide and conquer" approach is running out of steam

The push towards digitization and automation in realworld applications such as Industrial IoT and autonomous driving has exponentially increased the need for electronic components. These real-world use cases require the need to translate physical signals into the digital domain and vice versa to achieve functional correctness in real-time. Autonomous driving is one example where there are LIDARS and active sensors that capture the physical status of surroundings. These physical signals are analog in nature and are fed into the ADAS system in the vehicle to make real-time decisions using extensive digital computing. This feedback loop is very critical for making autonomous driving possible. These practical real-world applications require the use of mixed-signal ICs with analog and digital components.

#### Table: 1 Digital solver versus analog solver.

| Digital Simulator                                                                                                                                                                                                 | Analog Simulator                                                                                                                                                                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Digital devices and circuits operate<br>in a discrete domain, where the<br>device pins and circuit nodes have<br>a binary state of either HIGH (1),<br>LOW (0), X (unknown) or Z at any<br>given instant of time. | Analog devices and circuits<br>operate in a continu-ous domain,<br>where node voltages and branch<br>currents can take arbitrary (posi-<br>tive or negative) values. They vary<br>continuously, as a function of<br>time. |
| The algorithm solves logical<br>expressions sequentially by<br>triggering events. Simulation is<br>event-driven and discrete-domain<br>based.                                                                     | Applying Kirchhoff's laws, the algo-<br>rithm solves the entire analog<br>system matrix at every time step.                                                                                                               |
| There is a defined signal flow from input to output.                                                                                                                                                              | There is no defined signal flow in<br>any direction and circuit elements<br>can instantaneously influence any<br>other element in the matrix.                                                                             |

While designers must simulate the analog and digital subsystems together, the simulation algorithms are fundamentally different. High precision circuits, in many cases, require very accurate SPICE simulation to ensure proper operation, while digital circuits can rely on HDL simulators that run much faster. As a result, the analog simulation will typically dominate the overall system simulation time, as Table 1 explains.

Accurate verification of these mixed-signal ICs has become even more stringent to satisfy real-world applications. Mixed-signal ICs need to be verified thoroughly from system to individual blocks in a cohesive and accurate manner. There are several challenges to meet these mixed-signal verification requirements.

Bridging the methodology gap between analog and digital verification is of paramount importance to meet accuracy requirements and time-to-market needs. Mixed-signal verification ideally needs verification engineers with expertise in both analog and digital verification methodologies which is very difficult to achieve. Digital verification engineers are used to more automated and top-down regression type verification methodologies. This is in contrast to analog verification, which typically involves a bottom-up methodology. Efficient mixed-signal verification methodologies need a hybrid approach. For example, in a high-speed I/O design such as SerDes, the analog designers need to verify the PLL jitter in the context of the top-level design. The top-level digital verification engineer will only need a functional PLL model to verify the systemlevel requirements. An efficient mixed-signal platform should be flexible in terms of setup, ease-of-use, unified debugging environment and provide necessary abstraction of design data for SoC level and block-level verification requirements.

A typical mixed-signal IC verification team is comprised of analog designers, digital designers, modeling experts to abstract analog circuit functions, and system aggregators (figure 2).

These four different functions need to work in cohesive manner in order to meet verification requirements.



Fig 2: Mixed-Signal design and verification owners.

### Understanding mixed-signal methodologies

Mixed-signal design plays a critical role in ICs that have high-performance, low-noise analog interfaces connected to large digital signal processing blocks. This is the case in networking and wireless communication applications, where an analog/RF signal is converted to digital, processed and converted back to analog. Mixedsignal design is now a key requirement for wearable, IoT and automotive applications and the number of periphery sensors is growing in these applications. Sensors are proliferating to the periphery of individual blocks and they will eventually propagate to the periphery of the SoC itself. The various parts of the circuit must communicate more quickly in order to meet the increasing performance requirements for the overall system. In AI chips, for example, communication between processors and between memory and processors occurs at hundreds of gigabytes per second.

The combination of growing design size, dramatic changes in analog-digital integration and complexity, and the variability introduced at advanced process nodes threatens mixed-signal chip yield, performance and longevity. As a result, mixed-signal methodology has evolved continuously over the years to address these challenges. The two primary design methodologies are "analog driven" bottom-up and "digital driven" top-down.

#### Analog driven methodology

The development of behavioral models (figure 3) happens late in design cycle, when transistor-level simulations take too long to run. This begins to happen when designers integrate multiple SPICE blocks together. The amount of time and effort needed to create accurate models may push the project off schedule and model quality could be compromised.



Figure 3: Behavioral model validation using optimization.

After the model matures, it is easy to make minor tweaks to customize it for new specifications on the next version of the design. While turn-around time for project completion in an analog centric approach depends heavily on SPICE simulator performance, accurate modeling using Real Number Model (RNM) has recently seen good traction to expedite verification cycles.

#### **Digital driven methodology**

Digital verification techniques have been at the forefront in terms of new methodologies. Traditional analog verification still uses the bottom-up methodology and user-generated testbenches for functional and performance verification. A good engineering methodology uses a hybrid approach that is a balance between topdown and bottom-up. In an organization, design groups can pick one approach over another based on their technical expertise, project schedule and the scope of the project.

### Modern mixed-signal verification challenges

As design complexity multiplies, verification complexity explodes. Verification is now the art of applying many unique methodologies for each class of sub-design within an IC. In the pure digital verification space, the advent of new technologies, such as constrained-random data generation, assertion-based verification, coverage-driven verification, formal model checking and intelligent testbench automation, have changed the way teams achieve functional verification productivity. However, most of these advances and new technologies have not been perfected for the analog domain and have not been extended to verify mixed-signal designs (figure 4).



Figure 4: Digital versus analog/mixed-signal verification technology progression.

Mixed-signal verification is evolving at a slower pace and it faces some key challenges which are explored below.

#### Performance

In mixed-signal simulations, the analog domain requires analog solvers and the digital domain requires digital solvers. Inherently, digital solvers are event-based and are exponentially faster than analog solvers that require very small timesteps. In order to overcome the analog simulation bottleneck, analog circuity with transistors are replaced by behavioral models that are based on real number models. However, behavioral models cannot meet the high accuracy needed in today's mixedsignal designs. Therefore, the need for a high-performance analog simulator is essential as well.

Teams face a key question: how much time should the team invest in creating models and is the return on investment worth the resources and time spent? For complex analog designs at smaller technology nodes, design teams still prefer to use a SPICE simulator which guarantees accuracy. This puts immense pressure on the EDA tool provider to offer a solution that can satisfy both performance and accuracy requirements that design teams demand.

#### Multiple engine and design environment

There is no single methodology for verifying a SoC. Teams employ multiple simulation engines in different contexts through varying verification flows. The design verification methodology changes from low-level design up to the system level. Migrating designs between engines can take months and a tremendous amount of effort. Additionally, the cost of migrating a SoC verification flow grows exponentially with design size.

Digital and analog teams working on a common SoC engage in multiple activities that involve different tools without any means of effective communication between them. It gets challenging when the time comes to integrate the IC for full mixed-signal verification because no designer has complete insight into the use models and configurations of all the tools in the flow. What is needed is a platform that can easily fit into any design environment and verification methodology for efficient verification closure.

#### **Complex use model**

Traditional mixed-signal simulators available in the market today evolved more as an after-thought to combine analog and digital verification needs. There was little thought given to provide a simple use model. Most of the solutions available now have very complex set-up and do not provide a seamless interface to move between the digital centric flow and analog centric flow. An ideal mixed-signal solution should have a unified interface that is intuitive for analog and digital verification engineers.

#### Mixed-signal debug

In mixed-signal design, errors most often occur at the interfaces between analog and digital blocks. Frequently, bugs in the interfaces are identifiable only at a higher level of hierarchy, sometimes at the I/O pins (figure 5).

Mixed-signal debug gets even more complicated when the design employs advanced, low-power techniques. For example, data corruption in a digital block due to faulty power sequencing can pass to an analog block, resulting in erroneous voltage conversion. Scenarios like this are difficult to debug by analog designers who are unaware of digital low-power techniques.



Figure 5: Mixed-signal bugs.

## Introducing Symphony

The next-generation Symphony Mixed-Signal Platform provides designers with unprecedented flexibility for choosing their own design methodology: bottom-up, top-down or any combination of the two. Designers can make intelligent trade-offs by choosing detailed, continuous analog models or SPICE for high accuracy and discrete behavioral models for simulation speed performance.

Symphony Mixed-Signal Platform is the industry's fastest and most configurable mixed-signal solution to accurately verify design functionality, connectivity, and performance across analog/digital (A/D) interfaces at all levels of the design hierarchy for all IC applications (figure 6).



Figure 6: Symphony Mixed-Signal Platform.

#### Accuracy and speed advantage

Symphony's modular architecture leverages Siemens' Analog FastSPICE (AFS) circuit simulator to provide fast mixed-signal simulation performance with nanometer (nm) SPICE accuracy and capacity of 20M SPICE elements. With certified accuracy by the world's leading foundries, AFS delivers 5-10x faster performance than traditional SPICE and 2-6x faster performance than parallel SPICE simulators. Symphony has been proven on a wide range of ICs and IC subsystems including ADCs, SerDes, PLL, Oscillators and sensors (figure 7).

Speedup vs. legacy mixed-signal simulator



Figure 7: Symphony speedup versus legacy mixed-signal simulators.

#### Fully configurable architecture

Symphony's unique, fully configurable fit-to-purpose architecture (figure 8) and design aware technologies provide verification teams with the ability to integrate and optimize their mixed-signal flow for any application. Symphony works with all leading digital solvers, including Siemens' Questa<sup>®</sup>, allowing designers to maximize reuse of their existing verification infrastructure including testbenches, stimuli, scripts, post processing, encrypted IP blocks and A/D netlists.



Figure 8: Symphony configurable architecture.

#### Best in class usability

Symphony delivers the industry's most intuitive use model with a simple configuration file format and command structure that allows full reuse of existing digital/ analog solver command line arguments:



Symphony is also integrated into the leading schematic capture environments and works with both digital and analog centric flows. Symphony offers extensive A/D boundary element (BE) support covering all signal types and multiple power domains, including those with dynamic supplies.

#### Powerful mixed signal debug capabilities

Symphony's state of the art debugging capabilities improve efficiency of design error tracing across A/D interfaces. It offers a powerful debugging cockpit called the BE Browser to give designers the visual BE context needed to trace back design errors to their sources (figure 9).

Symphony's interactive Tcl mode allows designers to interact dynamically with a running simulation to effectively debug their designs. Interactive Debug leverages interoperability of debug features across the schematic capture tool, waveform viewer and the simulation kernel to provide a seamless experience.

#### **Advanced features**

Symphony offers a powerful set of features designed to increase the verification scope beyond the pure functional realm, into verifying performance aspects of the IC. For example, device noise is critical in nanometerscale CMOS processes, where it often fundamentally limits circuit performance. Symphony enables gauging the noise impact of analog blocks while preserving the A/D feedback of their parent subsystem, which increases the accuracy of the measurement. Symphony leverages AFS's full-spectrum transient noise analysis capability to accurately predict the device noise impact correlating with 1-2 dB of silicon measurement.

Symphony's Hi-Z checking capability allows designers to detect when a mixed-signal net goes into a 'Z' state, enabling the testbench and the digital control logic to respond correctly to the 'Z' state. Symphony's Save/ Restart functionality increases designer productivity for specific applications by reducing full simulation restarts.

| 🖌 💿 Symphony BE Browser 🚃<br>jile Edit View Filter                                               |                          |             |        |       | 0                 | 0    | 8 |
|--------------------------------------------------------------------------------------------------|--------------------------|-------------|--------|-------|-------------------|------|---|
| B B M L2E E2L BE                                                                                 | 1                        |             |        |       |                   |      |   |
| Object                                                                                           | Value                    | Kind        | Mode   | Model | File(line)        | Stub | 7 |
| MSNet1 Pll_AMS_testbench.E2L_2 Parameters User-specified [P1] User-specified [P1] Parameter [P2] | pli_AMS_testbench.c0     | builtin_E2L | Merged |       | symphony.conf(19) |      |   |
| Digital                                                                                          |                          | logic       |        |       |                   |      |   |
| Analog                                                                                           |                          | electrical  |        |       |                   |      |   |
| Digital Island                                                                                   | 1                        | logic       |        |       |                   |      |   |
| Analog Island                                                                                    | 1                        | electrical  |        |       |                   |      |   |
| B-MSNet2                                                                                         | pll_AMS_testbench.cl     |             |        |       |                   |      |   |
| MSNet3                                                                                           | pll_AMS_testbench.c1     |             |        |       |                   |      |   |
| B-MSNet4                                                                                         | pll_AMS_testbench.fb_clk |             |        |       |                   |      |   |
| B-MSNet5                                                                                         | pll_AMS_testbench.c2     |             |        |       |                   |      |   |
| B-MSNet6                                                                                         | pll_AMS_testbench.ck_out |             |        |       |                   |      |   |

Figure 9: Symphony boundary element browser.

### Conclusion

Verification of mixed-signal IP and SoCs is challenging. As complexity grows, verification engineers cannot rely on the "divide and conquer" approach of verifying digital and analog blocks individually and then stitching them together for full-chip verification. Verification teams need to run an increasing number of mixed-signal simulations at the top level as well as at the subsystem to make sure there are no functional errors due to interactions between analog and digital domains. Even functional errors caused by trivial bugs, such as wrong connectivity, inverted polarity and incorrect bus order can result in costly silicon re-spins.

While digital verification techniques have evolved over the years, mixed-signal verification is still catching up. Modern analog modeling approaches are developed, but the need for accuracy still takes top priority when it comes to analog verification. Additionally, the analog and digital design environment and verification use models are different and it is challenging to integrate the IC for full mixed-signal verification. To address these challenges, mixed-signal simulation solutions need to be fast, accurate, easy to use and seamlessly integrate into existing analog and digital verification flows.

Siemens' Symphony Mixed-Signal Platform powered by Siemens' Analog FastSPICE circuit simulator delivers the fastest mixed-signal simulation performance in the industry without sacrificing the analog accuracy needed for verification. Symphony is the industry's most configurable mixed-signal solution that integrates with all the leading digital simulators to allow maximum re-use of verification infrastructure. In addition, Symphony's advance debugging capabilities improve overall mixedsignal verification productivity.

#### **Siemens Digital Industries Software**

#### Headquarters

Granite Park One 5800 Granite Parkway Suite 600 Plano, TX 75024 USA +1 972 987 3000

#### Americas

Granite Park One 5800 Granite Parkway Suite 600 Plano, TX 75024 USA +1 314 264 8499

#### Europe

Stephenson House Sir William Siemens Square Frimley, Camberley Surrey, GU16 8QD +44 (0) 1276 413200

#### Asia-Pacific

Unit 901-902, 9/F Tower B, Manulife Financial Centre 223-231 Wai Yip Street, Kwun Tong Kowloon, Hong Kong +852 2230 3333

#### **About Siemens Digital Industries Software**

Siemens Digital Industries Software is driving transformation to enable a digital enterprise where engineering, manufacturing and electronics design meet tomorrow. Our solutions help companies of all sizes create and leverage digital twins that provide organizations with new insights, opportunities and levels of automation to drive innovation. For more information on Siemens Digital Industries Software products and services, visit <u>siemens.com/software</u> or follow us on <u>LinkedIn</u>, <u>Twitter</u>, <u>Facebook</u> and <u>Instagram</u>. Siemens Digital Industries Software – Where today meets tomorrow.

#### siemens.com/eda

© 2019 Siemens. A list of relevant Siemens trademarks can be found <u>here</u>. Other trademarks belong to their respective owners. 81754-C1 12/19 N